# HIU YUNG WONG

Email: hiuyung.wong@sjsu.edu

# **Education**

| • THE UNIVERSITY OF CALIFORNIA, BERKELEY<br>Ph.D.: Electrical Engineering and Computer Science<br>Thesis: <i>Advanced Gate Processes for Nanoscale CMOS</i><br>Advisor: Prof. Tsu-Jae King Liu                                                               | (UCB)                                                     | July 2006   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|-------------|
| Major: Electronic Device Physics and Processing<br>Minor: Integrated Circuits (Internal), Quantum Mechanics (I                                                                                                                                               | External)                                                 |             |
| THE CHINESE UNIVERSITY OF HONG KONG (CM<br>M. Phil.: Computer Science and Engineering<br>Thesis: <i>Matching Properties and Applications of Compatible</i><br>Advisor: <u>Prof. Philip Heng Wai Leong</u>                                                    |                                                           | July 2001   |
| B.Eng. ( <u>First class honor</u> ): Computer Engineering<br>Minor: Business Administration<br>Thesis: <i>Solving Constraint Satisfactory Problems using FP</i><br>Advisor: <u>Prof. Philip Heng Wai Leong</u>                                               | GAs                                                       | July 1999   |
| Professional Experience                                                                                                                                                                                                                                      |                                                           |             |
| Program Director, MS Quantum Technology Program                                                                                                                                                                                                              | San Jose State University                                 | 2024-       |
| Associate Professor, Electrical Engineering                                                                                                                                                                                                                  | San Jose State University                                 | 2022-       |
| Assistant Professor, Electrical Engineering                                                                                                                                                                                                                  | San Jose State University                                 | 2018-2022   |
| • Machine learning to discover physical models and debug pro                                                                                                                                                                                                 | cess/circuit                                              |             |
| • Memory material characterization and simulation for leakage                                                                                                                                                                                                | ;                                                         |             |
| Compact model for neuromorphic simulation                                                                                                                                                                                                                    |                                                           |             |
| • Calibration and simulation of novel WBG power device for e                                                                                                                                                                                                 | electric vehicles and others                              |             |
| • Electrically variable gate length transistor for sub-5nm nodes                                                                                                                                                                                             |                                                           |             |
| • Cryogenic calibration of CMOS devices for quantum comput                                                                                                                                                                                                   | ting interface                                            |             |
| Reliability modeling of IoT Devices                                                                                                                                                                                                                          |                                                           |             |
| Visiting Scholar, TCAD Simulation, Prof. King-Liu's group                                                                                                                                                                                                    | UC Berkeley                                               | 2019-2020   |
| Senior Staff Applications Engineer <ul> <li>Reliability simulations on GaN defects and FinFET/nano</li> </ul>                                                                                                                                                | Synopsys Inc.<br>wire NBTI                                | 2009 - 2018 |
| <ul> <li>Novel power device and reliability simulations/modeling (</li> <li>Expert/Champion on the following simulation tools         <ul> <li>SDevice, SProcess, SBand/Sub-band BTE, Mont<br/>STT-RAM, ReRAM, Ab-initio to TCAD link</li> </ul> </li> </ul> |                                                           |             |
| • A strong relationship with customers and understandi                                                                                                                                                                                                       | ng of the state of the art                                |             |
| <ul><li>technologies</li><li>Technical know-how</li></ul>                                                                                                                                                                                                    |                                                           |             |
| <ul> <li>Delivered more than 20 technically successful TCA our customers' products including Si LDMOS, Avalanche Photo Diodes (APD), optoelectronics, Ro</li> <li>Pioneer Machine Learning in TCAD simulations and appli</li> </ul>                          | GaN devices, SiC IGBT,<br>eRAM, HCI effects in SOI        |             |
| Pioneer Machine Learning in TCAD simulations and applie MTS Integration Engineer                                                                                                                                                                             |                                                           | 2006 - 2009 |
| <ul> <li>MTS Integration Engineer</li> <li>45nm/32nm NOR flash memory technology process integrati</li> <li>Designed and verified 45nm test chin test structures layout</li> </ul>                                                                           | <b>Spansion (AMD/Fujitsu) Inc.</b><br>ion and development | 2000 – 2009 |

• Designed and verified 45nm test chip test structures layout

| Semiconductor2004 – 2nents to 200mmeering splitscrofabrication Lab2002-200extraction, ring |
|--------------------------------------------------------------------------------------------|
|                                                                                            |
|                                                                                            |
|                                                                                            |
|                                                                                            |
| pring 2025                                                                                 |
| resent                                                                                     |
| d Systems ENGR389<br>t<br>t<br>t<br>present                                                |
|                                                                                            |
| t                                                                                          |

# **Professional Activities**

# **Editor:**

- Editor, IEEE Journal of the Electron Devices Society (JEDS), 2025-
- Associate Editor, IEEE Access (2020 2022)
- Guest Editor, Micromachines, special issue on "Novel Ultra Wide Bandgap Power Devices and Materials", 2020
- <u>Guest Editor</u>, Journal of Vacuum Science and Technology B, special issue on "Reliability and Stress-related Phenomena in Nano and Microelectronics", 2020

# **Conference Organizer:**

- <u>Co-Chair and Technical Chair</u>, International Conference on Simulation of Semiconductor Processes and Devices (SISPAD) 2024
- <u>Technical Program Committee</u>, IEEE Workshop on Quantum Computing: Devices, Cryogenic Electronics and Packaging, 2023
- Executive Committee, 5th IEEE International Flexible Electronics Technology Conference (IFETC) 2023
- <u>Technical Program Committee (TPC)</u>, International Conference on Simulation of Semiconductor Processes and Devices (SISPAD) (20,21,23)
- <u>Technical Program Committee (TPC)</u>, 2022 International Conference on Computer-Aided Design (ICCAD) (2022)
- <u>Vice-Chair</u>, 16th International Conference on Reliability and Stress-related Phenomena in Nano and Microelectronics (IRSP19)
- <u>Member of International Program Committees</u> for The IASTED International Conference on Control and Optimization of Renewable Energy Systems CORES 2019
- <u>Workshop Moderator</u>, "Circuit Reliability: Advanced nodes concerns and CAD tools flows" 2018 IEEE International Reliability Physics Symposium (IRPS)

# Senior Member of the Institute of Electrical and Electronics Engineers (IEEE)

# Member, Technical Working Group on Emerging Research Devices, IEEE, Heterogeneous Integration Roadmap (HIR)

# **IEEE EDS Educational Activities Committees (2025)**

# IEEE EDS Community Engagement Ad Hoc Committee (2025)

# IEEE EDS-SCV/SF Chapter Officer

- Chair (2023-2024, interim 2022)
- Treasurer (2019-2022)
- Secretary (2018-2019)
- Publicity Chair (2025)
- Executive committee board (2018-)

### **Reviewer**:

<u>Grants/Awards:</u> 2022 NASA Early Career Faculty Review Panel 2022 NSF Research Traineeship (NRT) Program Review Panel 2019 NASA Fellowship (Program Officer, Brenda Collins) <u>Journals</u>: Scientific Reports, IEEE Electron Device Letters (EDL), Applied Physics Letters (APL), IEEE Transactions on Circuits and Systems II (TCAS-II), IEEE Transaction on Electron Devices (TED), IEEE Journal of Electron Devices Society (J-EDS), IEEE Access, IEEE Transactions on Quantum Engineering, IEEE Transactions on Semiconductor Manufacturing, IEEE Transaction on Nanotechnology (TNANO), Diamond & Related Materials (DRM), IET Electronics Letters, IEEE International Conference on Simulation of Semiconductor Processes and Devices (SISPAD), ECS Journal of Solid State Science and Technology, IET Circuits, Devices & Systems, Journal of the Electrochemical Society, Electrochemical and Solid-State Letters, Solid-State Electronics, Power Electronic Devices and Components.

# Outreach:

- <u>Organizer</u> and <u>speaker</u>: QuDIT Testbed Workshop the 'Real World Quantum Computing @ LLNL' 2022, 2023, 2024, 2025
- Summer class by Silicon Tech Academy, "Intro to Python Programming with Machine Learning & Quantum Computing Applications". Two-week hands-on class for 8<sup>th</sup>-9<sup>th</sup> grade students (free for social-economically disadvantaged students). 2022, 2023, 2025
- <u>Judge</u>: The Synopsys Championship (the Santa Clara County science fair for students in grades 6-12), Sciencepalooza! (for students in grades 9-12 in East San José)
- <u>Summer Class</u>: "Introduction to Python Programming and Machine Learning" 6/30/2020-7/1/2020 for Downtown College Prep high school students.

# **Grants**

### 2018 Fall – present: US\$5M awarded (US\$2.4M to Wong's Lab)

### Extramural:

- G1. Sandia National Laboratories (SNL), GAA-FET SRAM Radiation Hardness Projection, US\$ 75,000, PI (100%) (2024-2025)
- G2. National Science Foundation, Collaborative Research: Elements: Empowering Semiconductor Device Research and Education through Integrated Machine Learning Models and Database, US\$216K, PI (100%) 2410694 (2024-2027)
- G3. National Science Foundation, FuSe2 Topic 2: Heterogenous Integration of Wide-Bandgap Microelectronics and Power Electronics for Efficient Power Delivery to AI Processors in Data Centers, US\$1,800K, co-PI (16.7%) 2424859 (2024-2027)
- G4. Atomera Inc, Cryogenic Characterization and Modeling of MST Devices and Analog Circuits Augmented with TCAD-enabled Machine Learning, US\$ 100,195, *PI* (100%) (2024-2025)
- G5. Samsung Inc, Cryogenic MOSFET Mobility Extraction and Modeling, US\$75,000, *PI* (100%) (2023)
- G6. Atomera Inc, Cryogenic Characterization of MST Devices, US\$50,052, PI (100%) (2022)
- G7. Atomera Inc, Circuit Simulation, Carrier Transport Physics Characterization, and BTI Reliability Modeling of MST, US\$11,751, *PI* (100%) (2022)
- G8. Atomera Inc, Circuit Simulation, Carrier Transport Physics Characterization, and BTI Reliability Modeling of MST, US\$50K, *PI* (100%) (2021)
- G9. National Science Foundation, CAREER: Understanding and Modeling of Cryogenic Semiconductor Device Physics down to 4.2K, US\$500K, PI (100%) 2046220 (2021-2026)
- G10. National Science Foundation, FMSG: Cyber: Cybermanufacturing of Wide-Bandgap Semiconductor Devices Enabled by Simulation Augmented Machine Learning, US\$500K, co-PI (40%) 2134374 (2021-2023)
- G11. National Science Foundation, Collaborative Research: NRT-QL: A Program for Training a Quantum Workforce, US\$739K, co-PI (33%) 2125906 (2021-2026)
- G12. National Science Foundation, RET site: Multidisciplinary Teacher Research Experience in Engineering (M-TREE), US\$600K, Senior Personnel (3.3%) (2021-2024)
- G13. Applied Materials Inc, Power Device Simulation and Optimization, US\$65K, PI (100%) (2021-2022)
- G14. Synopsys Inc, Materials Modeling Research Project, US\$15K, PI (100%) (2020-2021)
- G15. Atomera Inc, Modeling and Simulation of MST, US\$75K, *PI* (100%) (2020)
- G16. **Department of Energy, PowerAmerica,** Development of Low-Cost Graduate Course with Virtual Fab and Handson Circuit Lab Experience to Prepare Students to Work in the SiC Industry in Silicon Valley, US\$50K, **PI** (50%) (2019-2020)
- G17. NASA, Chip Design for Self-Healing Electronics, US\$ 50K, PI (100%) (2019-2020)

- G18. Department of Defense, Naval Surface Warfare Center Crane Division, Radiation Hardness Projection and Optimization of sub-10nm Technology Node SRAM through Design-Technology-Co-Optimization (DTCO) Simulations, US\$ 26K, PI (100%) (2019)
- G19. Atomera Inc, Modeling and Simulation of MST, US\$27.5K, PI (100%) (2019)
- G20. Synopsys Inc, Materials Modeling Research Project, US\$30K, PI (100%) (2019-2020)
- G21. Atomera Inc, CMOS applications of MST film using TCAD, US\$25K, PI (100%) (2019)

#### Internal (SJSU):

- G22. **2024 SJSU RSCA Equipment Grant**, Customized Superconducting Quantum Chip Design and Testing, US\$35,000, **PI** (33.4%), (2024-2025)
- G23. 2024 SJSU RSCA Seed Grant, Optimization of Variational Quantum Linear Solver on Quantum Computer, US\$7,500, PI (100%), (2024-2025)
- G24. SJSU, AMDT Endowment Funding, US\$300K, PI (100%) (2022-2023)
- G25. SJSU, The Level-Up Grant, Development of Cryogenic Transistor Model for Quantum Computing Peripherals, US\$9,350, PI (100%) (2020-2021)
- G26. SJSU COE, Design Technology Co-Optimization (DTCO) Framework for Neuromorphic Computing: from Device to System, US \$100,000, PI (34%) (2019-2020)

### **Patents**

- P1. Hiu Yung Wong. Variable Channel Doping in Vertical Transistor. US Provisional Patent App. US 63/223,459, 2021.
- P2. Hiu Yung Wong, Nelson de Almeida Braga and Rimvydas Mickevicius. Machine Learning for Optimizing Setups for Accurate, Speedy and Robust TCAD Simulations. U.S. Patent No. 11,348,017. <u>Issued</u> May 17, 2022.
- P3. Hiu Yung Wong and Rimvydas Mickevicius. Using Threading Dislocations in GaN/Si System to generate Physical Unclonable Function (PUF). U.S. Patent No. 11,152,313. <u>Issued</u> October 5, 2021.
- P4. **Hiu Yung Wong**, Nelson de Almeida Braga and Rimvydas Mickevicius. Constricted Junction-less FinFET/ Nanowire/ Nanosheet with normally-off VTH, high ION and low leakage. U.S. Patent No. 10,777,638. <u>Issued</u> September 15, 2020.
- P5. Hiu Yung Wong and Rimvydas Mickevicius. A new local Band-to-Band Tunneling (BTBT) model for more accurate and speedy TCAD simulations. U.S. Patent No. 10,769,339. <u>Issued</u> September 8, 2020.
- P6. Hiu Yung Wong, Victor Moroz, and Qiang Lu. Anti-punch-through implant or its extension/variations as heater for onchip self-heating and self-annealing. U.S. Patent No. 10,699,914. <u>Issued</u> June 30, 2020.
- P7. Hiu Yung Wong, Nelson de Almeida Braga and Rimvydas Mickevicius. Normally-off Gallium Oxide Field-Effect Transistor. U.S. Patent No. 10,644,107. <u>Issued</u> May 5, 2020.
- P8. Hiu Yung Wong, Nelson de Almeida Braga and Rimvydas Mickevicius. Monolithically Integrated III-Nitride Cascode Circuit for High Voltage Application. U.S. Patent No. 10,403,625. <u>Issued</u> September 3, 2019.
- P9. Hiu Yung Wong, Nelson de Almeida Braga and Rimvydas Mickevicius. Heterojunction Field Effect Transistor Device with Serially Connected Enhancement Mode and Depletion Mode Gate Regions. U.S. Patent No. 10,128,232. <u>Issued</u> November 13, 2018.
- P10. Hiu Yung Wong, Nelson de Almeida Braga and Rimvydas Mickevicius. Tined gate to control threshold voltage in a device formed of materials having piezoelectric properties. U.S. Patent No. 9,837,523. filed 13 Apr 2016 and <u>issued</u> 5 Dec 2017.
- P11. Eunha Kim, Wen Yu, Minh-Van Ngo, Kyunghoon Min and Hiu Yung Wong. Forming metal-semiconductor films having different thicknesses within different regions of an electronic device. US Patent 7,880,221, filed 19 Dec 2008, and <u>issued</u> 1 Feb 2011.

P12. Eunha Kim, Wen Yu, Minh-Van Ngo, Kyunghoon Min and Hiu Yung Wong. Forming metal-semiconductor films having different thicknesses within different regions of an electronic device. US Patent 7,482,217, filed 3 Dec 2007, and <u>issued</u> 27 Jan 2009.

# Awards

- Recognized in SJSU "Annual Author and Artist Celebration 2024" for the textbook published (Introduction to Quantum Computing, 2<sup>nd</sup> edition), 2025.
- 2024 Nominee by SJSU President for CSU The Wang Family Excellence Award "Outstanding Faculty Innovator in Student Success"
- Emeritus and Retired Faculty Association Faculty Research and Creative Activity Award, 2024-2025
- 2023 Industry Sponsored Research Award
- Recognized in SJSU "Annual Author and Artist Celebration 2022" for the textbook published (Introduction to Quantum Computing), 2023.
- 2022 Curtis W. McGraw Research Award (ASEE Engineering Research Council)
- AMDT Endowed Chair Professor 2022
- NSF CAREER Award, 2021
- The 2021 Newnan Brothers Award for Faculty Excellence, "demonstrate excellence in some combination of teaching, service to students, and/or research".
- San Jose State University Grants Academy award, 2019
- Synopsys Outstanding Contribution to Results Award (For supporting foundry FinFET simulation), 2013
- Synopsys Outstanding Contribution to Results Award (For leading power device simulation), 2010
- Synopsys Excellence Award (1 out of every ~500 employees), 2010
- Sir Edward Youde Memorial Fellowships for Overseas Studies, 2001

# **Books**

- B1. Hiu Yung Wong, Introduction to Quantum Computing: From a Layperson to a Programmer in 30 Steps. Switzerland: Springer International Publishing, First Edition: 2022. <u>https://doi.org/10.1007/978-3-030-98339-0</u>. ISBN-10: 3030983382. Second Edition: 2023, <u>https://doi.org/10.1007/978-3-031-36985-8</u>. ISBN: 978-3-031-36984-1
- B2. Hiu Yung Wong, *Quantum Computing Architecture and Hardware for Engineers Step by Step*. Switzerland: Springer International Publishing, 2025. <u>https://doi.org/10.1007/978-3-031-78219-0</u>

# **Book Chapter**

C1. Chatterjee, B., Shoemaker, D., **Wong, H.**, and Choi, S, "AlGaN/GaN HEMT device physics and electrothermal modeling," Chapter 6 in Thermal Management of Gallium Nitride Electronics, Marko J. Tadjer and Travis J. Anderson, Editors, Woodhead Publishing, 2022.

# Peer-Reviewed Journal Papers (+: Supervised Students)

- J1. Edric Khai Jieh Ong<sup>+</sup>, Le Minh Long Nguyen<sup>+</sup>, Matthew Eng<sup>+</sup>, Yuhao Zhang, and Hiu Yung Wong, "Ga2O3 TCAD Mobility Parameter Calibration using Simulation Augmented Machine Learning with Physics Informed Neural Network," submitted.
- J2. Daniel Gutierrez, Pranay Doshi, Hiu Yung Wong, Dennis Nordlund and Ram P. Gandhiraman, "Printed graphene and its composite with copper for electromagnetic interference shielding applications," *Nanotechnology* 2024 Jan 10;35(13). doi: 10.1088/1361-6528/ad12e9.
- J3. Y. Wang, M. Porter, M. Xiao, A. Lu<sup>+</sup>, N. Yee<sup>+</sup>, I. Kravchenko, B. Srijanto, K. Cheng, H. Y. Wong, and Y. Zhang, "Implanted Guard Ring Edge Termination With Avalanche Capability for Vertical GaN Devices," in IEEE Transactions on Electron Devices, doi: 10.1109/TED.2023.3321010.
- J4. Tom Jiao<sup>+</sup>, Edwin Antunez<sup>+</sup>, and Hiu Yung Wong, "Study of Cryogenic MOSFET Sub-Threshold Swing Using Ab Initio Calculation," in *IEEE Electron Device Letters*, vol. 44, no. 10, pp. 1604-1607, Oct. 2023, doi: 10.1109/LED.2023.3310511.
- J5. A. Zaman<sup>+</sup>, Hector Morrell<sup>+</sup>, and Hiu Yung Wong, "A Step-by-Step HHL Algorithm Walkthrough to Enhance Understanding of Critical Quantum Computing Concepts," in IEEE Access, 2023. 10.1109/ACCESS.2023.3297658.
- J6. **Hiu Yung Wong**, "TCAD Simulation Models, Parameters, and Methodologies for beta-Ga2O3 Power Devices," ECS Journal of Solid State Science and Technology, 12 055002, 2023. DOI 10.1149/2162-8777/accfbe.
- J7. Pranay Doshi, Hiu Yung Wong, Daniel H. Gutierrez, Arlene Lopez, Dennis Nordlund and Ram Prasad Gandhiraman, "Printing of electromagnetic interference shielding materials," 2023 Flex. Print. Electron. 8 025003. DOI 10.1088/2058-8585/acc879
- J8. Hiu Yung Wong, Prabjot Dhillon<sup>+</sup>, Kristin Beck, and Yaniv Jacob Rosen, "A Simulation Methodology for Superconducting Qubit Readout Fidelity," Solid-State Electronics, Volume 201, March 2023, 108582. https://doi.org/10.1016/j.sse.2022.108582.
- J9. Ravi Tiwari, Meng Duan, Mohit Bajaj, Denis Dolgos, Lee Smith, **Hiu Yung Wong**, and Souvik Mahapatra, "A Physicsbased TCAD Framework for NBTI," Solid-State Electronics, https://doi.org/10.1016/j.sse.2022.108573.
- J10. Albert Lu<sup>+</sup>, Adam Elwailly<sup>+</sup>, Yuhao Zhang and Hiu Yung Wong, "Study of Vertical Ga2O3 FinFET Short Circuit Ruggedness using Robust TCAD Simulation," ECS J. Solid State Sci. Technol, 2022. <u>https://doi.org/10.1149/2162-8777/ac9e73</u>
- J11. Albert Lu<sup>+</sup>, Jordan Marshall<sup>+</sup>, Yifan Wang, Ming Xiao, Yuhao Zhang, and Hiu Yung Wong, "Vertical GaN Diode BV Maximization through Rapid TCAD Simulation and ML-enabled Surrogate Model," Solid-State Electronics, Volume 198, December 2022, 108468, https://doi.org/10.1016/j.sse.2022.108468.
- J12. V. Eranki+, N. Yee and H. Y. Wong, "Out-of-Training-Range Synthetic FinFET and Inverter Data Generation Using a Modified Generative Adversarial Network," in IEEE Electron Device Letters, vol. 43, no. 11, pp. 1810-1813, Nov. 2022, doi: 10.1109/LED.2022.3207784.
- J13. **Tom Jiao**<sup>+</sup> and **Hiu Yung Wong**, "Robust Cryogenic Ab-initio Quantum Transport Simulation for LG=10nm Nanowire," Solid-State Electronics, Volume 197, 2022, 108440, doi.org/10.1016/j.sse.2022.108440.
- J14. H. Y. Wong, "Ab Initio Study of HfO2/Ti Interface VO/Oi Frenkel Pair Formation Barrier and VO Interaction With Filament," in IEEE Transactions on Electron Devices, vol. 69, no. 9, pp. 5130-5137, Sept. 2022, doi: 10.1109/TED.2022.3188227.
- J15. P. Quibuyen<sup>+</sup>, T. Jiao<sup>+</sup>, and H. Y. Wong, "A Software-Circuit-Device Co-Optimization Framework for Neuromorphic Inference Circuits," in IEEE Access, vol. 10, pp. 41078-41086, 2022, doi: 10.1109/ACCESS.2022.3167709.
- J16. **Prabjot Dhillon**<sup>+</sup> and **Hiu Yung Wong**, "A Wide Temperature Range Unified Undoped Bulk Silicon Electron and Hole Mobility Model," in *IEEE Transactions on Electron Devices*, doi: 10.1109/TED.2022.3152471. (2022)
- J17. Thomas Lu<sup>+</sup>, Varada Kanchi<sup>+</sup>, Kashyap Mehta<sup>+</sup>, Sagar Oza<sup>+</sup>, Tin Ho<sup>+</sup>, and Hiu Yung Wong, "Rapid MOSFET Contact Resistance Extraction from Circuit using SPICE Augmented Machine Learning without Feature Extraction," in *IEEE Transactions on Electron Devices*, vol. 68, no. 12, pp. 6026-6032, Dec. 2021, doi: 10.1109/TED.2021.3123092.
- J18. J. Lundh, D. Shoemaker, A. G. Birdwell, J. D. Weil, L. M. De La Cruz, P. B. Shah, K. G. Crawford, T. G. Ivanov, H. Y. Wong, and S. Choi, "Thermal performance of diamond field-effect transistors," Appl. Phys. Lett. 119, 143502 (2021); https://doi.org/10.1063/5.0061948.
- J19. Harsaroop Dhillon<sup>+</sup>, Kashyap Mehta<sup>+</sup>, Ming Xiao, Boyan Wang, Yuhao Zhang, and Hiu Yung Wong, "TCAD-Augmented Machine Learning with and without Domain Expertise," in IEEE Transactions on Electron Devices, vol. 68, no. 11, pp. 5498-5503, Nov. 2021, doi: 10.1109/TED.2021.3073378.
- J20. A. Elwailly<sup>+</sup>, J. Saltin<sup>+</sup>, M. J. Gadlage and H. Y. Wong, "Radiation Hardness Study of LG = 20 nm FinFET and Nanowire SRAM Through TCAD Simulation," in IEEE Transactions on Electron Devices, vol. 68, no. 5, pp. 2289-2294, May 2021, doi: 10.1109/TED.2021.3067855.

- J21. K. Mehta<sup>+</sup> and Hiu Yung Wong, "Prediction of FinFET Current-Voltage and Capacitance-Voltage Curves Using Machine Learning With Autoencoder," in *IEEE Electron Device Letters*, vol. 42, no. 2, pp. 136-139, Feb. 2021, doi: 10.1109/LED.2020.3045064.
- J22. Fei Ding, **Hiu-Yung Wong** and Tsu-Jae King Liu, "Design optimization of Sub-5nm Node Nanosheet Field Effect Transistors to Minimize Self-Heating Effects," Journal of Vacuum Science and Technology B, B 39, 013201 (2021); https://doi.org/10.1116/6.0000675. (Editor's Pick)
- J23. Hiu Yung Wong, Ming Xiao, Boyan Wang, Yan Ka Chiu<sup>+</sup>, Xiaodong Yan, Jiahui Ma, Kohei Sasaki, Han Wang, and Yuhao Zhang, "TCAD-Machine Learning Framework for Device Variation and Operating Temperature Analysis With Experimental Demonstration," in IEEE Journal of the Electron Devices Society, vol. 8, pp. 992-1000, 2020, doi: 10.1109/JEDS.2020.3024669.
- J24. Uma Sharma, Meng Duan, Himanshu Diwakar, Karansingh Thakor, **Hiu Yung Wong**, Steve Motzny, Denis Dolgos and Souvik Mahapatra, "TCAD Framework for HCD Kinetics in Low VD Devices Spanning Full VG/VD Space," in *IEEE Transactions on Electron Devices*, doi: 10.1109/TED.2020.3021360.
- J25. Cyril Buttaya, **Hiu-Yung Wong**, Boyan Wang, Ming Xiao, Christina DiMarino and Yuhao Zhang, "Surge Current Capability of Ultra-Wide-Bandgap Ga2O3 Schottky Diodes," Microelectronics Reliability, Volume 114, November 2020, 113743. 10.1016/j.microrel.2020.113743.
- J26. K. Mehta<sup>+</sup>, S. S. Raju<sup>+</sup>, M. Xiao, B. Wang, Y. Zhang and H. Y. Wong, "Improvement of TCAD Augmented Machine Learning Using Autoencoder for Semiconductor Variation Identification and Inverse Design," in IEEE Access, vol. 8, pp. 143519-143529, 2020, doi: 10.1109/ACCESS.2020.3014470.
- J27. J. Saltin<sup>+</sup>, N. C. Dao, P. H. W. Leong and H. Y. Wong, "Energy Filtering Effect at Source Contact on Ultra-Scaled MOSFETs," in IEEE Journal of the Electron Devices Society, vol. 8, pp. 662-667, 2020, doi: 10.1109/JEDS.2020.2981251.
- J28. **Hiu Yung Wong** and Armand Tenkeu<sup>+</sup>, "Advanced TCAD Simulation and Calibration of Gallium Oxide Vertical Transistor," ECS Journal of Solid State Science and Technology 9 (3), 035003, 2020.
- J29. Hiu-Yung Wong, Denis Dolgos, Lee Smith, Rimvydas V. Mickevicius, "Modified Hurkx Band-to-Band-Tunneling Model for Accurate and Robust TCAD Simulations," Microelectronics Reliability, Volume 104, January 2020, 113552.
- J30. Boyan Wang, Ming Xiao, Xiaodong Yan, Hiu Yung Wong, Jiahui Ma, Kohei Sasaki, Han Wang, and Yuhao Zhang, "High-voltage vertical Ga2O3 power rectifiers operational at high temperatures up to 600 K", Appl. Phys. Lett. 115, 263503 (2019); https://doi.org/10.1063/1.5132818.
- J31. Ravi Tiwari, Narendra Parihar, Karansingh Thakor, Hiu Yung Wong, Steve Motzny, Munkang Choi, Victor Moroz and Souvik Mahapatra, "A 3-D TCAD Framework for NBTI, Part-I: Implementation Details and FinFET Channel Material Impact, in IEEE Transactions on Electron Devices, vol. 66, no. 5, pp. 2086-2092, May 2019.
- J32. Ravi Tiwari, Narendra Parihar, Karansingh Thakor, Hiu Yung Wong, Steve Motzny, Munkang Choi, Victor Moroz and Souvik Mahapatra, "A 3-D TCAD Framework for NBTI, Part-II: Impact of Mechanical Strain, Quantum Effects and FinFET Dimension Scaling, in IEEE Transactions on Electron Devices, vol. 66, no. 5, pp. 2093-2099, May 2019.
- J33. Hiu Yung Wong, Nelson Braga and R. V. Mickevicius, "Enhancement Mode Recessed Gate and Cascode Gate Junctionless Nanowire with Low Leakage and High Drive Current," in IEEE Transactions on Electron Devices, vol. 65, no. 9, pp. 4004-4008, Sept. 2018.
- J34. P. Pfäfflia, H.Y. Wong, X. Xu, L. Silvestria, X.W. Lin, T. Yang, R. Tiwari, S. Mahapatra, S. Motzny, V. Moroz and Terry Ma, "TCAD Modeling for Reliability," Microelectronics Reliability, Volumes 88–90, September 2018, Pages 1083-1089.
- J35. Hiu Yung Wong, Nelson Braga and R. V. Mickevicius, "Prediction of highly scaled hydrogen-terminated diamond MISFET performance based on calibrated TCAD simulation," Diamond and Related Materials, Volume 80, November 2017, Pages 14-17.
- J36. Hiu Yung Wong, Nelson Braga, R. V. Mickevicius, "Normally-off GaN HFET based on Layout and Stress Engineering ", IEEE Electron Device Letters, 37 (12), 1621-1624.
- J37. Subrat Mishra, Hiu Yung Wong, Ravi Tiwari, Ankush Chaudhary, Rakesh Rao, Victor Moroz and Souvik Mahapatra, "TCAD-based NBTI Predictive Model for Sub-20nm node Device Design Considerations", IEEE Transactions on Electron Devices, 63 (12), 4624-4631.
- J38. Jin-Woo Han, **Hiu-Yung Wong**, Nelson Braga, Dong-Il, Moon and Meyya Meyyappan, "Stringer Gate FinFET on Bulk Substrate", IEEE Transactions on Electron Devices, 63 (9), 3432-3438.
- J39. Victor Moroz, Hiu Yung Wong, Munkang Choi, Nelson Braga, R. V. Mickevicius, Yuhao Zhang, Thomas Palacios, "The Impact of Defects on GaN Device Behavior: Modeling Dislocations, Traps, and Pits", ECS J. Solid State Sci. Technol. 2016, volume 5, issue 4, P3142-P3148. (INVITED PAPER)
- J40. Yuhao Zhang, Min Sun, **Hiu-Yung Wong**, Yuxuan Lin, Puneet Srivastava, Christopher Hatem, Mohamed Azize, Daniel Piedra, Lili Yu, Takamichi Sumitomo, Nelson de Almeida Braga, Vidas Mickevicius, and Tomás Palacios, "Origin and

Control of Off-State Leakage Current in GaN-on-Si Vertical Diodes ", IEEE Transactions on Electron Devices, Vol. 62, No.7, 2155-2161, 2015.

- J41. Hiu Yung Wong, H. Takeuchi, T-J King, M. Ameen, and A. Agarwal, "Elimination of Poly-Si Gate Depletion for Sub-65nm CMOS Technologies by Excimer Laser Annealing", IEEE Electron Device Letters, Vol. 26, No. 4, pp. 234-236, 2005.
- J42. Neil N. H. Ching, **H. Y. Wong**, Wen J. Li, Philip H. W. Leong and Zhiyu Wen, "A laser-micromachined multi-modal resonating power transducer for wireless sensing systems", Sensors and Actuators A: Physical, Vol. 97-98, pp. 685-690, 2002.
- J43. P. H. W. Leong, C. W. Sham, W. C. Wong, H. Y. Wong, W. S. Yuen and M. P. Leong, "A Bitstream Reconfigurable FPGA Implementation of the WSAT algorithm", IEEE Transactions on VLSI Systems, Vol. 9, No. 1, pp. 197-201, 2001
- J44. W. J. Li, G. M. H. Chan, N. N. H. Ching, P. H. W. Leong and H. Y. Wong, "Dynamical Modelling and Simulation of a Laser-micromachined Vibration-based Micro Power Generator", International Journal of Nonlinear Sciences and Simulation, Vol. 1, pp. 345-353, 2000.

### Peer-Reviewed Conference Papers (+: Supervised Students)

- C1. James Saslow<sup>+</sup> and Hiu Yung Wong, "Analysis of a 3D Integrated Superconducting Quantum Chip Structure," submitted to 2025 IEEE International Conference on Quantum Computing and Engineering (QCE).
- C2. A. Lu<sup>+</sup>, R. Arghavani, H. Y. Wong, "Prediction of Alpha-Particle-Immune Gate-All-Around Field-Effect Transistors (GAA-FET) Based SRAM Design," accepted to 2025 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD).
- C3. Le Minh Long Nguyen<sup>+</sup>, Yi-Ann Chen, Donghun Kang, Hideki Takeuchi, and Hiu Yung Wong, "Study of Gate-Oxide Degradation Induced Mobility Change with Cryogenic Measurement," 2025 IEEE Workshop on Microelectronics and Electron Devices (WMED), Boise, ID, USA, 2025, pp. 1-4.
- C4. Atsushi Shimbori, Ryota Wada, Nobuhiro Tokoro, Takashi Kuroi, **Hiu Yung Wong**, and Alex Q. Huang, "Estimation of threshold hole density in single Shockley stacking fault expansion and its suppression through proton implantation in 4H-SiC PiN Diodes," Device Research Conference (DRC), 2025. Accepted.
- C5. Albert Lu<sup>+</sup>, Yu Foon Chau+, and Hiu-Yung Wong, "Physics-Informed Neural Network for Predicting Out-of-Training-Range TCAD Solution with Minimized Domain Expertise," 2025 9th IEEE Electron Devices Technology & Manufacturing Conference (EDTM), Hong Kong, Accepted.
- C6. Atsushi Shimbori, Ryota Wada, Nobuhiro Tokoro, Takashi Kuroi, **Hiu Yung Wong**, and Alex Q. Huang, "Suppression and Analysis of Bipolar Degradation in 4H-SiC PiN Diodes through Proton Implantation," International Conference on Silicon Carbide and Related Materials (ICSCRM 2024).
- C7. A. Lu<sup>+</sup>, Y. Wang, N. Yee<sup>+</sup>, Y. Zhang, and H.-Y. Wong, "Modeling of Ion-Implanted Floating Guard Ring in GaN Diode with Experimental Verification," 2024 IEEE 11th Workshop on Wide Bandgap Power Devices & Applications (WiPDA), Dayton, OH, USA, 2024, pp. 1-5, doi: 10.1109/WiPDA62103.2024.10773336.
- C8. A. Zaman<sup>+</sup> and H. Y. Wong, "A Heuristic Error Analysis Framework for Error Bottleneck Identification in Gate-Based Quantum Algorithms," 2024 IEEE International Conference on Quantum Computing and Engineering (QCE), Montreal, QC, Canada, 2024, pp. 484-485, doi: 10.1109/QCE60285.2024.10367.
- C9. Hiu Yung Wong, Kristin Beck, Vito Mariano Iaia, Anika. Zaman<sup>+</sup>, and Yaniv Jacob Rosen, "Study of Phase Method in Tantalum Superconducting Qubit T2\*Measurements," 2024 IEEE International Conference on Quantum Computing and Engineering (QCE), Montreal, QC, Canada, 2024, pp. 1295-1303, doi: 10.1109/QCE60285.2024.00154.
- C10. Albert Lu<sup>+</sup> and Hiu Yung Wong, "Rapid Simulation Framework for Superconducting Qubit Readout System Inverse Design and Optimization," 2024 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD), San Jose, CA, USA, 2024, pp. 01-04, doi: 10.1109/SISPAD62626.2024.10733335.
- C11. Le Minh Long Nguyen <sup>+</sup>, Albert Lu<sup>+</sup>, and Hiu Yung Wong, "TCAD Structure Input File Generation Using Large Language Model," 2024 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD), San Jose, CA, USA, 2024, pp. 1-4, doi: 10.1109/SISPAD62626.2024.10733015.
- C12. Nithin Reddy Govindugar<sup>+</sup>, and Hiu Yung Wong, N. R. Govindugari and H. Y. Wong, "Study of Using Variational Quantum Linear Solver for Solving Poisson Equation," 2024 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD), San Jose, CA, USA, 2024, pp. 01-04, doi: 10.1109/SISPAD62626.2024.10732984.
- C13. Vedant Sawal<sup>+</sup> and Hiu Yung Wong, "Stuck-at Faults in ReRAM Neuromorphic Circuit Array and their Correction through Machine Learning," 2024 IEEE Latin American Electron Devices Conference (LAEDC), Guatemala City, Guatemala, 2024, pp. 1-4, doi: 10.1109/LAEDC61552.2024.10555838.
- C14. P. S. Huang<sup>+</sup>, S. Shah<sup>+</sup>, A. A. Sharka<sup>+</sup>, G. Kengni<sup>+</sup>, Y. Masuoka, and H. Y. Wong, "Cryogenic Behaviors of 65nm Transistor: On-State IV and Parameters," 2024 IEEE Workshop on Microelectronics and Electron Devices (WMED), Boise, ID, USA, 2024, pp. 1-4, doi: 10.1109/WMED61554.2024.10534143.

- C15. Hideki Takeuchi, Robert J. Stephenson, Bobby Vine, K. Doran Weeks, Nyles Cody, Shuyi Li, Danniel Connelly, Robert J. Mears, Gerd Pfeiffer, Cecile Aulnette, Carole David, and Hiu-Yung Wong, "SSROI (Super-steep Retrograde on Insulator) Substrates for RF Switch and LNA Device Performance Enhancement," 2024 8th IEEE Electron Devices Technology & Manufacturing Conference (EDTM), Bangalore, India, 2024, pp. 1-3, doi: 10.1109/EDTM58488.2024.10511370.
- C16. Y. Wang, M. Xiao, M. Porter, R. Zhang, Q. Song, A. Lu<sup>+</sup>, N. Yee<sup>+</sup>, H. Y. Wong, and Y. Zhang, "Planar Implantation Edge Termination for Vertical GaN Power Devices," 2023 IEEE 10th Workshop on Wide Bandgap Power Devices & Applications (WiPDA), Charlotte, NC, USA, 2023, pp. 1-5, doi: 10.1109/WiPDA58524.2023.10382233.
- C17. Hiu Yung Wong, Albert Lu<sup>+</sup>, Prabjot Dhillon<sup>+</sup>, Kristin M. Beck, and Yaniv Jacob Rosen, "Rapid Simulation Framework for Superconducting Qubit Readout System Inverse Design and Optimization," Center for Advanced Signal and Image Sciences (CASIS) 27th Annual Workshop, 2023.
- C18. Thomas Lu<sup>+</sup>, Albert Lu<sup>+</sup>, and Hiu Yung Wong, "Device Image-IV Mapping using Variational Autoencoder for Inverse Design and Forward Prediction," 2023 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD), Kobe, Japan, 2023, pp. 161-164, doi: 10.23919/SISPAD57422.2023.10319583.
- C19. Hiu Yung Wong, Hideki Takeuchi, and Robert J. Mears, "Cryogenic Electron Mobility and Subthreshold Slope of Oxygen-Inserted (OI) Si Channel nMOSFETs," 2023 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD), Kobe, Japan, 2023, pp. 229-232, doi: 10.23919/SISPAD57422.2023.10319501.
- C20. Matthew Eng<sup>+</sup> and Hiu Yung Wong, "Automatic TCAD Model Parameter Calibration using Autoencoder," 2023 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD), Kobe, Japan, 2023, pp. 277-280, doi: 10.23919/SISPAD57422.2023.10319530.
- C21. N. Yee<sup>+</sup>, A. Lu<sup>+</sup>, Y. Wang, M. Porter, Y. Zhang, and H.-Y. Wong, "Rapid Inverse Design of GaN-on-GaN Diode with Guard Ring Termination for BV and (VFQ)-1 Co-Optimization," 2023 35th International Symposium on Power Semiconductor Devices and ICs (ISPSD), Hong Kong, 2023, pp. 143-146, doi: 10.1109/ISPSD57135.2023.10147511.
- C22. H. Takeuchi, R. J. Mears, M. Hytha, D. J. Connelly, P. E. Nicollian and H. -Y. Wong, "Remote Control of Doping Profile, Silicon Interface, and Gate Dielectric Reliability via Oxygen Insertion into Silicon Channel," 2022 IEEE International Meeting for Future of Electron Devices, Kansai (IMFEDK), 2022, pp. 1-4, doi: 10.1109/IMFEDK56875.2022.9975306.
- C23. H. Y. Wong, "Quantum Computing and Information Specialization in Electrical Engineering Master Degree," 2022 IEEE International Conference on Quantum Computing and Engineering (QCE), 2022, pp. 693-696, doi: 10.1109/QCE53715.2022.00093.
- C24. Albert Lu<sup>+</sup>, Jordan Marshall<sup>+</sup>, Yifan Wang, Ming Xiao, Yuhao Zhang, and Hiu Yung Wong, "Vertical GaN Diode BV Maximization through Rapid TCAD Simulation and ML-enabled Surrogate Model," 2022 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD), 2022.
- C25. **Tom Jiao**<sup>+</sup> and **Hiu Yung Wong**, "Robust Cryogenic Ab-initio Quantum Transport Simulation for LG=10nm Nanowire," 2022 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD), 2022.
- C26. **Hiu Yung Wong**, Yaniv Jacob Rosen, Kristin Beck, Prabjot Dhillon<sup>+</sup>, and Jonathan L. Dubois, "A Simulation Methodology for Superconducting Qubit Readout Fidelity," 2022 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD), 2022.
- C27. Ravi Tiwari, Meng Duan, Mohit Bajaj, Denis Dolgos, Lee Smith, **Hiu Yung Wong**, and Souvik Mahapatra, "A Complete TCAD Framework for NBTI," Accepted to 2022 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD), 2022.
- C28. H. Dhillon<sup>+</sup>, Y. J. Rosen, K. Beck and H. Y. Wong, "Simulation of Single-shot Qubit Readout of a 2-Qubit Superconducting System with Noise Analysis," 2022 IEEE Latin American Electron Devices Conference (LAEDC), 2022, pp. 1-4, doi: 10.1109/LAEDC54796.2022.9908196.
- C29. A. Zaman<sup>+</sup> and H. Y. Wong, "Study of Error Propagation and Generation in Harrow-Hassidim-Lloyd (HHL) Quantum Algorithm," 2022 IEEE Latin American Electron Devices Conference (LAEDC), 2022, pp. 1-4, doi: 10.1109/LAEDC54796.2022.9908231.
- C30. Shubhankar Sharma<sup>+</sup>, Yi Zheng and Hiu Yung Wong, "Short Circuit Ruggedness of Trench Filled Superjunction Devices," 2022 IEEE Latin American Electron Devices Conference (LAEDC), Cancun, Mexico, 2022, pp. 1-4, doi: 10.1109/LAEDC54796.2022.9908223.
- C31. P. Quibuyen<sup>+</sup>, T. Jiao<sup>+</sup>, and H. Y. Wong, "Effect of ReRAM Neuromorphic Circuit Array Variation and Fault on Inference Accuracy," 2022 IEEE 4th International Conference on Artificial Intelligence Circuits and Systems (AICAS), Incheon, Korea, Republic of, 2022, pp. 13-16, doi: 10.1109/AICAS54282.2022.9869936.
- C32. V. Eranki<sup>+</sup>, T. Lu<sup>+</sup>, and H. Y. Wong, "Comparison of Manifold Learning Algorithms for Rapid Circuit Defect Extraction in SPICE-Augmented Machine Learning," 2022 IEEE 19th Annual Workshop on Microelectronics and Electron Devices (WMED), 2022, pp. 1-4, doi: 10.1109/WMED55302.2022.9758032.
- C33. Fanus Arefaine<sup>+</sup>, Meng Duan, Ravi Tiwari, Lee Smith, Souvik Mahapatra, and Hiu Yung Wong, "Using Long Short-Term Memory (LSTM) Network to Predict Negative-Bias Temperature Instability," 2021 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD), 2021, pp. 60-63, doi: 10.1109/SISPAD54002.2021.9592531.

- C34. Hector Morrell<sup>+</sup> and Hiu Yung Wong, "Study of using Quantum Computer to Solve Poisson Equation in Gate Insulators," 2021 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD), 2021, pp. 69-72, doi: 10.1109/SISPAD54002.2021.9592604.
- C35. **Prabjot Dhillon**<sup>+</sup>, Nguyen Cong Dao, Philip H. W. Leong, and **Hiu Yung Wong**, "TCAD Modeling of Cryogenic nMOSFET ON-State Current and Subthreshold Slope," 2021 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD), 2021, pp. 255-258, doi: 10.1109/SISPAD54002.2021.9592586.
- C36. Daniel Connelly, Hiu Yung Wong, Richard Burton, Hideki Takeuchi, Robert Mears, "RFSOI n-MOSFET OI-Layer Ground-Plane Engineering with Quasi-3D Simulations," 2021 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD), 2021, pp. 263-267, doi: 10.1109/SISPAD54002.2021.9592543.
- C37. A. Raol<sup>+</sup>, T. Jiao, C. Shashidhara and H. Y. Wong, "Fully-Coupled Simulation of the Temperature Effect on Negative Capacitance Ferroelectric Devices," 2021 IEEE Latin America Electron Devices Conference (LAEDC), 2021, pp. 1-4, doi: 10.1109/LAEDC51812.2021.9437945.
- C38. A. Shimbori, **H. Y. Wong** and A. Q. Huang, "Comprehensive Comparison of Fabricated 1.6-kV Punch-Through Design Ni/n-SiC Schottky Barrier Diode with Ar+ Implant Edge Termination and Heterojunction p-NiO/n-SiC Diode," 2021 IEEE Latin America Electron Devices Conference (LAEDC), 2021, pp. 1-4, doi: 10.1109/LAEDC51812.2021.9437747.
- C39. Johan Saltin<sup>+</sup>, Adam Elwailly<sup>+</sup>, and Hiu Yung Wong, "FinFET and Nanowire SRAM Radiation Hardness Studies using Ab initio-TCAD Simulation Framework," Government Microcircuit Applications & Critical Technology Conference (GOMAC), 32-1, 2021.
- C40. H. Cao<sup>+</sup>, T. Lam<sup>+</sup>, H. Nguyen<sup>+</sup>, A. Venkattraman, D. Parent and H. Y. Wong, "Study of ReRAM Neuromorphic Circuit Inference Accuracy Robustness using DTCO Simulation Framework," 2021 IEEE Workshop on Microelectronics and Electron Devices (WMED), 2021, pp. 1-4, doi: 10.1109/WMED49473.2021.9425210.
- C41. Sophia Susan Raju<sup>+</sup>, Boyan Wang, Kashyap Mehta<sup>+</sup>, Ming Xiao, Yuhao Zhang, and Hiu Yung Wong, "Application of Noise to Avoid Overfitting in TCAD Augmented Machine Learning," IEEE 2020 International Conference on Simulation of Semiconductor Processes and Devices, pp. 351-354, doi: 10.23919/SISPAD49475.2020.9241654.
- C42. Hiu Yung Wong, "Calibrated Si Mobility and Incomplete Ionization Models with Field Dependent Ionization Energy for Cryogenic Simulations," IEEE 2020 International Conference on Simulation of Semiconductor Processes and Devices, pp193-196, doi: 10.23919/SISPAD49475.2020.9241599.
- C43. A. Nguyen<sup>+</sup>, H. Nguyen<sup>+</sup>, S. Venimadhavan<sup>+</sup>, A. Venkattraman, D. Parent and H. Y. Wong, "Fully Analog ReRAM Neuromorphic Circuit Optimization using DTCO Simulation Framework," 2020 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD), Kobe, Japan, 2020, pp. 201-204, doi: 10.23919/SISPAD49475.2020.9241635.
- C44. Adam Elwailly<sup>+</sup>, Ming Xiao, Yuhao Zhang, and Hiu Yung Wong, "Design Space of Vertical Ga2O3 Junctionless FinFET and its Enhancement with Gradual Channel Doping," IEEE Workshop on Wide Bandgap Power Devices and Applications in Asia 2020, pp. 41-45.
- C45. Cyril Buttaya, **Hiu-Yung Wong**, Boyan Wang, Ming Xiao, Christina DiMarino and Yuhao Zhang, "Surge Current Capability of Ultra-Wide-Bandgap Ga2O3 Schottky Diodes," The 31st European Symposium on Reliability of Electron Devices, Failure Physics and Analysis, Athens, 2020.
- C46. Shuntaro Fujii, Hideki Takeuchi, Soichi Morita, Tatsushi Yagi, Shohei Hamada, Toshiro Sakamoto, Shinji Kawaguchi, Naoki Ishigami, Atsushi Okamoto, Shuji Ikeda, **Hiu-Yung Wong**, Robert J. Mears and Tsutomu Miyazaki, "Analysis of the Effects of Boron Transient Enhanced Diffusion on Threshold Voltage Mismatch in Steep Retrograde Doping NMOSFETs with Inserted Oxygen Layers," 2020 IEEE International Symposium on the Physical and Failure Analysis of Integrated Circuits (IPFA), Singapore, Singapore, 2020, pp. 1-4, doi: 10.1109/IPFA49335.2020.9260584.
- C47. Atsushi Shimbori, **Hiu Yung Wong** and Alex Q. Huang, "Fabrication and Analysis of a Novel High Voltage Heterojunction p-NiO/n-Ga2O3 Diode," 2020 32nd International Symposium on Power Semiconductor Devices and ICs (ISPSD), Vienna, Austria, 2020, pp. 218-221, doi: 10.1109/ISPSD46842.2020.9170054.
- C48. Robert J Mears, Hideki Takeuchi, Yi-Ann Chen, Richard Burton, Shuyi Li, Robert J. Stephenson, Marek Hytha, Nyles W. Cody, K. Doran Weeks, Dmitri Choutov, Daniel Connelly and **Hiu-Yung Wong**, "Applications of Oxygen Inserted Silicon Devices in Power and RF: (invited)," 2020 4th IEEE Electron Devices Technology & Manufacturing Conference (EDTM), Penang, Malaysia, 2020, pp. 1-4, doi: 10.1109/EDTM47692.2020.9117944. (INVITED)
- C49. Hiu Yung Wong, Johan Saltin<sup>+</sup> and Yan Ka Chiu<sup>+</sup>, "SRAM Radiation Effect Study using DTCO Approach," 16th International Conference on Reliability and Stress-related Phenomena in Nano and Microelectronics, San Jose, CA, Nov, 2019. (INVITED)
- C50. Johan Saltin<sup>+</sup> and Hiu Yung Wong, "TCAD Simulation of FinFET and Nanosheet Radiation Hardness," 16th International Conference on Reliability and Stress-related Phenomena in Nano and Microelectronics, San Jose, CA, Nov, 2019. (Poster)

- C51. Johan Saltin<sup>+</sup>, Shiyang Tian, Fei Ding and Hiu Yung Wong, "Novel Doping Engineering Techniques for Gallium Oxide MOSFET to Achieve High Drive Current and Breakdown Voltage," IEEE 7th Workshop on Wide Bandgap Power Devices and Applications, Raleigh, NC, 2019, pp261-264.
- C52. Khoa Huynh<sup>+</sup>, Johan Saltin<sup>+</sup>, Jin-Woo Han, Meyya Meyyappan and Hiu Yung Wong, "Study of Layout Dependent Radiation Hardness of FinFET SRAM using Full Domain 3D TCAD Simulation," 2019 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S), San Jose, CA, USA, 2019, pp. 1-3, doi: 10.1109/S3S46989.2019.9320706.
- C53. J. Saltin<sup>+</sup>, N. C. Dao, P. H. W. Leong, and H. Y. Wong, "Degradation of Sub-Threshold Slope in Ultra-Scaled MOSFETs due to Energy Filtering at Source Contact," 2019 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S), San Jose, CA, USA, 2019, pp. 1-3, doi: 10.1109/S3S46989.2019.9320746.
- C54. K. Huynh<sup>+</sup>, A. C. Tenkeu<sup>+</sup>, K.P. Pun and H. Y. Wong, "TCAD-Spice Co-Simulation of Ferroelectric Capacitor as an Electrically Trimmable On-Chip Capacitor in Analog Circuit," 2019 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S), San Jose, CA, USA, 2019, pp. 1-3, doi: 10.1109/S3S46989.2019.9320741.
- C55. Bankapalli Yogeswara Sarat<sup>+</sup> and Hiu Yung Wong, "TCAD Augmented Machine Learning for Semiconductor Device Failure Troubleshooting and Reverse Engineering", IEEE 2019 International Conference on Simulation of Semiconductor Processes and Devices, Udine, Italy, 2019, pp. 21-24.
- C56. Ravi Tiwari, Narendra Prihar, Karansingh Thakor, **Hiu-Yung Wong** and Souvik Mahapatra, "TCAD Framework to Estimate the NBTI Degradation in FinFET and GAA NSFET Under Mechanical Strain", IEEE 2019 International Conference on Simulation of Semiconductor Processes and Devices, Udine, Italy, 2019, pp. 9-12.
- C57. Hiu Yung Wong, Nelson Braga, Jie Liu and R. V. Mickevicius, "Studies of Stress Effects on the Electrical Performance of AlGaN/GaN HEMTs through Ab-Initio Calculation and TCAD Simulation," 13th International Conference on Nitride Semiconductors 2019 (ICNS-13). (Poster)
- C58. H. Y. Wong, F. Ding, N. Braga, R. V. Mickevicius, "Normally-off Dual-gate Ga<sub>2</sub>O<sub>3</sub> Planar MOSFET and FinFET with High Current and Breakdown Voltage," International Symposium on Power Semiconductor Devices and ICs 2018, pp. 379-382. (Poster)
- C59. Hiu Yung Wong, Munkang Choi, Ravi Tiwari and Souvik Mahapatra, "On the NBTI of Junction-less Nanowire and Novel Operation Scheme to Minimize NBTI Degradation in Analog Circuits", 2018 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD), pp. 172-175.
- C60. N. Parihar, R. Tiwari, C. Ndiaye, M. Arabi, S. Mhira, **H. Wong**, S. Motzny, V. Moroz, V. Huard and S. Mahapatra, "Modeling of Process (Ge, N) Dependence and Mechanical Strain Impact on NBTI in RMG HKMG SiGe FDSOI p-MOSFETs and p-FinFETs", 2018 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD), pp. 167-171.
- C61. P. Pfäfflia, **H.Y. Wong**, X. Xu, L. Silvestria, X.W. Lin, T. Yang, R. Tiwari, S. Mahapatra, S. Motzny, V. Moroz and Terry Ma, "TCAD Modeling for Reliability," in 29th European Symposium on Reliability of Electron Devices, Failure Physics and Analysis (INVITED)
- C62. Pooya Jannaty, **Hiu-Yung Wong**, Ricardo Borges, Lee Smith, "A physics-based industry-proven TCAD simulator for superconducting electronics," Applied Superconductivity Conference 2018. (POSTER)
- C63. Hiu Yung Wong, Nelson Braga and R. V. Mickevicius, "A Physical Model of the Abnormal Behaviour of Hydrogen-Terminated Diamond MESFET," 2017 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD), Kamakura, 2017, pp. 333-336.
- C64. Hiu Yung Wong, Subrat Mishra, Souvik Mahapatra, Steve Motzny and Victor Moroz, "FinFET NBTI Degradation Reduction and Recovery Enhancement through Hydrogen Incorporation and Self-Heating", 2017 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD), Kamakura, 2017, pp. 101-104.
- C65. S. Mishra, H. Y. Wong, R. Tiwaril, N. Pariharl, R. Rao, S. Motzny, V. Moroz and S. Mahapatra, "Predictive TCAD for NBTI Stress-Recovery in Various Device Architectures and Channel Materials", 2017 IEEE International Reliability Physics Symposium (IRPS), Monterey, CA, 2017, pp. 6A-3.1-6A-3.8.
- C66. Hiu Yung Wong, Nelson Braga, R. V. Mickevicius, "AlGaN/GaN Rake-Gate HFET: A Novel Normally-Off HFET based on Stress and Layout Engineering", 2016 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD), Nuremberg, 2016, pp. 61-64.
- C67. Hiu Yung Wong, Oleg Penzin, Nelson Braga, R. V. Mickevicius, "Quantum Correction in AlGaN/GaN Transistor Simulations Using Modified Local Density Approximation (MLDA)," 2016 IEEE International Conference on Electron Devices and Solid-State Circuits (EDSSC), Hong Kong, 2016, pp. 239-242.
- C68. Victor Moroz, **Hiu Yung Wong**, and Munkang Choi, "Modeling Extended Defects in Semiconductor Devices, "ECS PRiME 2016. ECS Transactions 75 (4), 143-152 (INVITED PAPER)

- C69. Hiu Yung Wong, Nelson Braga, R. V. Mickevicius and Jie Liu, "Study of the effects of barrier and passivation nitride stresses on AlGaN/GaN HEMT performance using TCAD simulation," Wide Bandgap Power Devices and Applications (WiPDA), 2015 IEEE 3rd Workshop on, Blacksburg, VA, 2015, pp. 24-27.
- C70. Y. Zhang\*, H.-Y. Wong\*, M. Sun, S. Joglekar, N. A., R. V. Mickevicius, and T. Palacios, "Design space and origin of offstate leakage in GaN vertical power diodes," 2015 IEEE International Electron Devices Meeting (IEDM), Washington, DC, USA, 2015, pp. 35.1.1-35.1.4. (\*Equal contribution)
- C71. M. Shur, M. Gaevski, R. Gaska, G. Simin, H. Y. Wong, N. Braga, and R. Mickevicius, "Power Loss Reduction in Perforated-Channel HFET Switches", ECS Trans. 2015 66(1): 179-183. doi:10.1149/06601.0179ecst (INVITED PAPER)
- C72. H. Y. Wong, N. Braga, R. V. Mickevicius, F. Gao and T. Palacios, "Study of AlGaN/GaN HEMT degradation through TCAD simulations," Simulation of Semiconductor Processes and Devices (SISPAD), 2014 International Conference on, Yokohama, 2014, pp. 97-100.
- C73. R Gaska, M Gaevski, J Deng, H Wong, N Braga, RV Mickevicius, M Shur, III-Nitride Perforated Channel FET for High-Efficiency Power Switches and Amplifiers, International Workshop on Nitride Semiconductor 2014
- C74. M. Shur, M. Gaevski, J. Deng, R. Gaska, **H. Wong**, N. Braga, V. Mickevicius, and G. Simin, Superior Frequency Characteristics of Perforated Channel HFET, The Lester Eastman Conference on High Performance Devices, 5 7 Aug. 2014, Cornell Univ. p. S4-P4
- C75. R Gaska, J Yang, D Billingsley, B Khan, G Simin, **HY Wong**, N Braga, X Hu, J Deng, M Shur, R Mickevicius, "Insulated-Gate Integrated III-Nitride RF Switches", Compound Semiconductor Integrated Circuit Symposium (CSICS), 2011 IEEE.
- C76. H. Y. Wong, H. Takeuchi, A. Padilla, T.-J. King, M. Ameen, and A. Agarwal, "Pulsed excimer laser annealing for meeting near-term front end processes gate-stack challenges," presented at the 207th Meeting of the Electrochemical Society, Symposium K1 (Quebec City, Canada), May 2005.
- C77. H.-Y. Wong, H. Takeuchi, T.-J. King, M. Ameen, and A. Agarwal, "Reduced poly-Si gate depletion effect by pulsed excimer laser annealing," presented at the 205th ECS Meeting, Advanced Short-Time Thermal Processing for Si-Based CMOS Devices II Symposium (San Antonio, TX, USA), May 2004. (INVITED PAPER)
- C78. H. Takeuchi, H. Y. Wong, D. Ha, and T.-J. King, "Impact of oxygen vacancies on high-k gate dielectric engineering," International Electron Devices Meeting Technical Digest, pp. 829-832, 2004.
- C79. H. Y. Wong, K. Shin, and M. Chan, "The Gate Misalignment Effects of the Sub-threshold Characteristics of sub-100nm DG-MOSFETs", 2002 IEEE Hong Kong Electron Devices Meeting Proceedings, pp. 91-94, June 22, 2002, Hong Kong
- C80. Neil N. H. Ching, **Hiu Yung Wong**, Wen J. Li, and Philip H. W. Leong, "A laser-micromachined vibrational to electrical power transducer for wireless sensing systems", 11th International Conference on Solid-State Sensors and Actuators, (Transducers '01 / Eurosensors XV), Munich, Germany, June 2001.
- C81. Neil N. H. Ching, Gordon M. H. Chan, Wen J. Li, Hiu Yung Wong, and Philip H. W. Leong, "PCB-integrated Microgenerator Arrays for Wireless Systems", International Symposium on Smart Structures and Microsystems, Oct. 19-21, 2000, Hong Kong.
- C82. Wen J. Li, Philip H. W. Leong, Terry C. H. Hong, **Hiu Yung Wong**, and Gordon M. H. Chan, "Infrared Signal Transmission by a Laser-micromachined vibration-induced power generator", Proceedings of the 43rd IEEE Midwest Symposium on Circuits and Systems, August 8-11, pp. 236-239, 2000
- C83. H. Y. Wong, W. S. Yuen, K. H. Lee and P. H. W. Leong, "A Runtime Reconfigurable Implementation of the GSAT Algorithm", the Proceedings of the Ninth International Workshop on Field Programmable Logic and Applications (FPL'99) Glasgow, UK, pp. 526-531, 1999

### **Invited Workshops and Tutorials:**

- W1. Hiu Yung Wong and Imran Bashir, Tutorial: Electrical Circuit and Qubit Interactions in Silicon and Superconducting Qubits. IEEE Quantum Week 2025.
- W2. Hiu Yung Wong, (Ultra) Wide Bandgap Material Process and Device TCAD Simulation Methodologies, the 11th Annual IEEE Workshop on Wide Bandgap Power Devices and Applications (WiPDA 2024), 2024.
- W3. Hiu Yung Wong and Imran Bashir, Tutorial: Electrical Circuit and Qubit Interactions in Silicon and Superconducting Qubits. IEEE Quantum Week 2024.
- W4. Hiu Yung Wong, Tutorial on Superconducting Qubit Design with Qiskit Metal and HFSS, Qubit Design Spring 2024, CosmiQ group, FermiLab, 2024.
- W5. Hiu Yung Wong, Tutorial: Introduction to Quantum Computing: from Algorithm to Hardware. The IEEE Custom Integrated Circuits Conference (CICC) 2024.
- W6. Hiu Yung Wong, Workshop: Quantum Computing and Simulation, SISPAD 2023

- W7. Hiu Yung Wong, Tutorial: Introduction to Quantum Computing: from Algorithm to Hardware. IEEE Quantum Week 2023.
- W8. Hiu Yung Wong, Tutorial: Introduction to Quantum Computing: from Algorithm to Hardware. ISQED conference 2023
- W9. Hiu Yung Wong, Workshop 1: Combination of TCAD and Machine Learning, SISPAD 2020.
- W10. Hiu Yung Wong, (Ultra) Wide Bandgap Material Process and Device TCAD Simulation Methodologies, WiPDA-Asia, 2020

# <u>Panelist</u>

11. Cryogenic Electronics: Powering the Next Frontier in AI and Computing, the 26th International Symposium on Quality Electronic Design, ISQED conference 2025, San Francisco.

### **Invited Presentations**

- Hiu Yung Wong, "Electrical Circuit and Qubit Interactions in Superconducting Qubit", IIT Kharagpur, YouTube Live, June 2025 (60 attendees) (<u>https://www.youtube.com/live/QpPw-ZSR0jY</u>)
- 12. **Hiu Yung Wong**, "Electrical Circuit and Qubit Interactions in Superconducting Qubit", Samsung Forum, Samsung, San Jose, May 2025 (120 attendees)
- Hiu Yung Wong, "Introduction to Quantum Computing: From Algorithm to Hardware", Tesla Inc., Palo Alto, May 2025. (40 attendees)
- I4. Hiu Yung Wong, "An Overview of Quantum Computing Hardware", Ansys Inc., November 2024. (20 attendees)
- 15. **Hiu Yung Wong**, "Introduction to Quantum Computing", Evergreen Valley High School, San Jose, Sept. 2024. (30 attendees)
- I6. **Hiu Yung Wong**, "Simulation-Augmented Machine Learning for Semiconductor Physics and Defect Discovery", Ansys Inc., February 2024. (20 attendees)
- 17. **Hiu Yung Wong**, "Introduction to Quantum Computing Basics, Hardware, and Simulation", Samsung Forum, Samsung, San Jose, February 2024. (222 attendees)
- 18. **Hiu Yung Wong**, "Introduction to Quantum Computing: From Algorithm to Hardware", National Cheng Kung University, November 2023. (30 attendees)
- Hiu Yung Wong, "Introduction to Quantum Computing: From Algorithm to Hardware", Asia University, October 2023. (40 attendees)
- 110. **Hiu Yung Wong**, "Simulation-Augmented Machine Learning for Semiconductor Physics", Washington DC Quantum Computing Meetup, August 2023. (50 attendees + 15 live stream)
- 111. Hiu Yung Wong, "Introduction to Quantum Computing", IEEE SUST Student Branch, Bangladesh, June 2023. (30 attendees)
- 112. **Hiu Yung Wong**, "Introduction to Quantum Hardware", 25th New Frontiers in Computing (NFIC) 2023 co-organized by NATEA and IEEE-Computer Society Santa Clara Valley, May 2023.
- 113. **Hiu Yung Wong**, "Introduction to Quantum Computing: from Algorithm to Hardware", Washington DC Quantum Computing Meetup, April 2023. (100 attendees)
- 114. Hiu Yung Wong, "Introduction to Quantum Computing", Lynbrook High School, San Jose, March 2023. (20 attendees)
- 115. **Hiu Yung Wong**, "Cryogenic Semiconductor and Quantum Computing," at SJSU RSCA in Five: Faculty Short Talks on Semiconductors and Quantum Technologies, March 2023.
- I16. Hiu Yung Wong, "Understanding Cryogenic Semiconductor Devices", CSU Exemplars in Physics, Oct. 2022
- 117. Hiu Yung Wong, "Introduction to Quantum Computing", Synopsys, Inc., Mountain View, CA, September, 2022. (40 attendees)
- 118. Hiu Yung Wong, "Introduction to Quantum Computing", Zen4Quantum, August, 2022. (40 attendees)
- 119. Bay Area Semiconductor Work Force Development Mini-Workshop, August. 2022.
- 120. Hiu Yung Wong, "Introduction to Quantum Computing", eBay, Inc., San Jose, CA, August. 2022. (30 attendees)
- I21. Hiu Yung Wong, "A Beginner's Guide to Quantum Computing Webinar", FormFactor, Inc, Milpitas, CA, August. 2022. (>300 attendees)
- 122. **Hiu Yung Wong**, "Introduction to Quantum Computing", Fujitsu Research of America, Sunnyvale, CA, May, 2022. (30 attendeeds)
- 123. **Hiu Yung Wong**, "TCAD/SPICE-Augmented Machine Learning for Defect and Variation Study", IEEE-EDS Santa Clara Valley/San Francisco Chapter October Seminar, 2021.
- I24. **Hiu Yung Wong**, "Simulation Augmented Machine Learning," at SJSU RSCA in Five: Faculty Short Talks on AI, Machine Learning, and Ethics, March 2021. (online)

- 125. **Hiu Yung Wong**, Nelson Braga, and R. V. Mickevicius, TCAD modeling of hydrogen-terminated diamond FET for RF Applications, Mat Science 2020, San Francisco, CA, November 5-7, 2020. (online)
- I26. Hiu Yung Wong, "TCAD Augmented Machine Learning", Micron, Inc., Boise, ID, Oct. 2020. (online)
- I27. Hiu Yung Wong, "TCAD to SPICE: MST RF Simulation as an Example", Atomera, Inc., Saratoga, CA, Sept. 2020. (online)
- 128. **Hiu Yung Wong**, "TCAD Seminar: Using Machine Learning in TCAD", Synopsys, Inc., Mountain View, CA, Aug. 2020. (online)
- 129. **Hiu Yung Wong**, Modeling, Calibration and Simulation of Ga2O3 Vertical Diode and FinFET in TCAD, Workshop on Compound Semiconductor Materials and Devices WOCSEMMAD, Feb., 2020.
- Hiu Yung Wong, "TCAD Augmented Machine Learning for Semiconductor Device Failure Troubleshooting and Reverse Engineering", Silvaco, Inc., Santa Clara, CA, Oct 2019.
- 131. Hiu Yung Wong, "Research at M-PAC lab", at SJSU Science and Engineering Tapas talks, 2019.
- 132. **Hiu Yung Wong** and Johan Saltin<sup>+</sup>, TCAD Simulation of Novel Gallium Oxide Power Device with High On/Off Ratio, Workshop on Compound Semiconductor Materials and Devices WOCSEMMAD, 2019.
- 133. Rake-Gate AlGaN/GaN normally off HEMTs, Workshop on Compound Semiconductor Materials and Devices WOCSEMMAD, 2018.
- 134. **Hiu Yung Wong**, "Selected TCAD Topics on More Moore and More than Moore", Seminar Talk in Department of Electronic Engineering, Chinese University of Hong Kong, Hong Kong, 2017.
- 135. Low RC-constant Perforated-Channel HFET, Workshop on Compound Semiconductor Materials and Devices WOCSEMMAD, 2014,
- 136. **Hiu Yung Wong**, "Elimination of Poly-Si Gate Depletion for Sub-65nm CMOS Technologies by Excimer Laser Annealing", West Coast Junction Technology Group Meeting, Sunnyvale, CA, 2005.
- 137. Hiu Yung Wong, Laser Annealing Technology, AMD, Sunnyvale, CA, 2005.

# Media:

- M1. 2024: SJSU News Center: SJSU Awarded \$4M in Federal Funding for STEM Research https://blogs.sjsu.edu/newsroom/2024/sjsu-awarded-4m-in-federal-funding-for-stem-research/
- M2. 2024: Media Alert: Atomera to Present Joint Paper with Soitec and San Jose State University on Advanced RF Technologies at 8th IEEE Electronic Devices Technology and Manufacturing (EDTM) Conference 2024 <u>https://www.nasdaq.com/press-release/media-alert:-atomera-to-present-joint-paper-with-soitec-and-san-jose-state-university</u>
- M3. 2024: SJSU News Center: Second Annual SJSU Research Week to Celebrate and Highlight Public-Impact Research <u>https://blogs.sjsu.edu/newsroom/2024/second-annual-sjsu-research-week-to-celebrate-and-highlight-public-impact-</u> research/
- M4. 2024: SJSU News Center: A Quantum Leap into New Technology https://blogs.sjsu.edu/newsroom/2024/a-quantum-leap-into-new-technology/
- M5. 2023: Media Alert: Atomera to Present at SISPAD 2023 https://finance.yahoo.com/news/media-alert-atomera-present-sispad-210000756.html
- M6. 2023: The Central News Agency (CNA): 矽谷科學家:量子電腦有望實現通用人工智慧 https://www.cna.com.tw/news/ait/202307100147.aspx?
- M7. 2022: Synopsys Blog: Advancing STEM Education & Research with EDA Tools, 2022 https://www.synopsys.com/blogs/chip-design/stem-education-with-eda-tools.html
- M8. 2022: Mercury News: The U.S. is bringing chip-making home. Is California ready? 2022 <u>https://www.mercurynews.com/2022/09/04/the-u-s-is-bringing-chip-making-home-is-california-ready/</u> <u>https://edition.pagesuite.com/tribune/article\_popover.aspx?guid=8493b1f6-8be4-4874-9f51-cfeedf6a468a</u>
- M9. 2021: SJSU News Center: Electrical Engineering Faculty Receives NSF CAREER Award for Cryogenic Electronics Research https://blogs.sjsu.edu/newsroom/2021/electrical-engineering-faculty-receives-nsf-career-award-for-cryogenic-electronicsresearch/
- M10. 2021: Engineering Magazine: New Master's Specialization in Quantum Computing & Information https://www.sjsu.edu/engineering/docs/magazines/SJSU\_AlumniMagazine-Spring2021\_Spreads\_Web.pdf
- M11. 2019: Engineering Magazine: Hiu-Yung Wong's Non-Traditional Path to Professorship (Fall 2019) https://www.sjsu.edu/engineering/docs/magazines/fall-2019.pdf

# **Other Technical Publications**

- Subrat Mishra, Narendra Parihar, Rakesh Rao, and Souvik Mahapatra, **Hiu Yung Wong**, Steve Motzny, and Victor Moroz, "NBTI Modeling in Sentaurus Device", Synopsys TCAD Newsletter December 2016.
- TCAD Application Note "Device Monte Carlo Simulation Methodology of Two-dimensional FinFET Slices", 2012
- TCAD Application Note "Simulation of Normally Off GaN MISFET with Piezo Neutralization Technique", 2011
- TCAD Application Note "Simulation of Normally Off AlGaN/GaN HFETwith p-Type GaN Gate and AlGaN Buffer", 2011
- SRC Report on tunable work function gate technology options (2-Aug-2004). Publication: P009712 (with K. Shin).
- 0.35um CMOS Process on Six-inch Wafers Baseline Report IV, A. Horvath, S. Parsa and H. Y. Wong, Memorandum No. UCB/ERL M05/15, Electronics Research Laboratory, College of Engineering, UC Berkeley
- **H Wong**, N Braga, S Tian, R Borges, "Simulations Enhance The Development Of Power Devices", compound semiconductor, 2011

# **Education**

- Program created: Master of Science in Quantum Technology at San Jose State University, 2023
- Specialization created: Quantum Computing and Information Specialization, MS Electrical Engineering
- Courses created
  - EE222, EE225, EE226, EE274
- Lecturer

EE274. Quantum Computing Architectures, San Jose State University, (32 students), Spring 2025 EE226. Cryogenic Nanoelectronics, San Jose State University, (19 students), Spring 2024 Class and Lab Coordinator: EE124. Electronic Design II, San Jose State University, (74 students), Spring 2024 EE225. Introduction to Quantum Computing, San Jose State University, (18 students), Fall 2023 Class and Lab Coordinator: EE124. Electronic Design II, San Jose State University, (32 students), Fall 2023 EE124. Electronic Design II, San Jose State University, (53 students), Spring 2023 EE274. Quantum Computing Architectures, San Jose State University, (12 students), Spring 2023 EE124. Electronic Design II, San Jose State University, (60 students), Fall 2022 EE225. Introduction to Quantum Computing, San Jose State University, (24 students), Fall 2022 EE124. Electronic Design II, San Jose State University, (52 students), Spring 2022 EE226. Cryogenic Nanoelectronics, San Jose State University, (16 students), Spring 2022 EE124. Electronic Design II, San Jose State University, (59 students), Fall 2021 EE225. Introduction to Quantum Computing, San Jose State University, (14 students), Fall 2021 EE124. Electronic Design II, San Jose State University, (57 students), Spring 2021 EE224. High Speed CMOS Circuits, San Jose State University, (26 students), Spring 2021 EE124. Electronic Design II, San Jose State University, (70 students), Fall 2020 EE222. Advanced Integrated Device, San Jose State University, (16 students), Spring 2020 EE124. Electronic Design II, San Jose State University, (57 students), Spring 2020 EE225. Introduction to Quantum Computing, San Jose State University, (11 students), Spring 2020 EE124. Electronic Design II, San Jose State University, (56 students), Fall 2019 EE224. High Speed CMOS Circuits, San Jose State University, (18 students), Fall 2019 EE124. Electronic Design II, San Jose State University, (58 students), Spring 2019 EE222. Semiconductor Devices II, San Jose State University, (13 students), Spring 2019 EE124. Electronic Design II, San Jose State University, (68 students), Fall 2018 EE224. High Speed CMOS Circuits, San Jose State University, (31 students), Fall 2018

- Teaching Assistant experience (from Devices to Digital/Analog Circuits to Computer Architectures): <u>Microelectronic Devices and Circuits</u> (EE 105), EECS, UC Berkeley, Fall 2005 <u>Analog Integrated Circuits</u> (EE 140), EECS, UC Berkeley, Fall 2001 <u>Computer System Architectures</u> (CEG 3420), CSE, CUHK, Spring 2001 <u>Digital Circuits</u> (CEG 3470), CSE, CUHK, Fall 2000 <u>Computer System Architectures</u> (CEG 3420), CSE, CUHK, Spring 2000, *Best TA Award* <u>Digital Circuits</u> (CEG 3470), CSE, CUHK, Fall 1999, *Best TA Award*
- 10-year TCAD and device physics training experience to customers